## Northwestern University CompEng 361 - Fall 2024 Lab 3 - Single Cycle CPU

In this project, you will work in groups of two to design a single cycle RISC-V CPU which implements the majority of the RV32IM Base Instruction Set. You will eventually use this in the final lab to implement a pipelined processor. Follow the RISC-V documentation links on Canvas to learn the instruction encodings and functionality. The specific instructions that you must support are:

```
lui, auipc
jal, jalr, beq, bne, blt, bge, bltu, bgeu
lb, lh, lw, lbu, lhu, sb, sh, sw
addi, slti, sltiu, xori, ori, andi, slli, srli, srai,
add, sub, sll, slt, sltu, xor, srl, sra, or, and
```

as well as multiply/divide instructions:

```
mul, mulh, mulhsu, mulhu, div, divu, rem, remu
```

The single cycle processor will be implemented in Verilog (structural w/ continuous assigns – no behavioral statements) and must have the following interface and port list:

```
module SingleCycleCPU(halt, clk, rst);
    output halt;
    input clk, rst;
```

The halt line should be asserted if and only if the cpu encounters an illegal/unsupported instruction or there is a memory alignment error (e.g. effective address for a lh is not an address which is a multiple of two, attempt to fetch from an address which is not a multiple of four). At that point, your cpu should not execute any more instructions or update any more system state. The testbench that we have supplied (more on this later) will at that point exit the simulation and dump system state into files. We will evaluate the correctness of your design by evaluating the contents of these files.

Your single cycle CPU design should instantiate two library modules. We provide the implementation for these modules. You should NOT modify them. They are:

They implement idealized versions of instruction/data memory and a register file. Reads are combinational and writes are synchronous (edge-triggered). The library/testbench also has a D register which you can instantiate in your design. Feel free to use the ALU that you created for Lab2, but you should add that module to the Lab 3 source file that you submit.

We supply a testbench that you must use. It will read instructions/data from the file "mem\_in.hex" at startup and write contents of the data memory to "mem\_out.hex". The register file will correspondingly read from "regs\_in.hex" and write to "regs\_out.hex". Do not modify the input/output behavior of the test bench. You can assemble your own test programs and copy them into the files previously discussed. You can look at the memory and register output to verify that your design works correctly. We encourage use of waveform viewers as you debug your design.

We have provided some template code to get you started. We will be using automated testing scripts to evaluate your design. For that reason you must not deviate from the instructions below. Here are a few important notes:

- DO NOT change the interface to the module. It must not deviate from what is posted above.
- Your solution should be able to compile and run correctly with an unmodified testbench/library file. We recommend that you download a fresh copy the testbench and verify that your submission works before you submit.
- Your solution MUST be entirely in Verilog (no Chisel or System Verilog). Specifically, your design should compile and run correctly using the iverilog provided on the Wilkinson machines.
- Your solution should be self-contained in a single Verilog source file without use of any external source files beyond the one supplied.
- You must use only structural code (including continuous assigns) to implement your design. Absolutely no behavioral code is allowed.

You must devise your own testing programs. Make sure the module is thoroughly tested. Try to think of corner cases and make sure they are appropriately handled. Do NOT reimplement the memory modules or add any other testbenches to your lab3 Verilog submission file.

You should turn in a single Verilog file with the following format:

```
<qroup-name> lab3.v
```

Do not include testbenches, library files, test programs, or other supporting files. We will compile your submission using the following command line. Make sure that it compiles exactly using the the following:

```
iverilog -o <group-name> lab3 <group-name> lab3 lab3 tb.v
```

Where lab3\_tb.v is the unmodified library file that we provide. DO NOT use `include to include the library/testbench or anything else!

Note that this is a group assignment. Turn in one submission per group.